## Micron® Flash Memory Support for Intel® FPGA Platforms Save yourself time and money—Micron memory comes validated on Intel FPGA platforms | | | С | ode and Dat | Configuration | | | | | | |-----------------------------------------------------------------|------------------------|-------------|-----------------------|-------------------------------------|---------------------------------------------------|----------------------|----------------------------|-------------------------|--| | | SPI NOR | | NAND | | e.MMC | SPI NOR <sup>1</sup> | Parallel NOR <sup>2</sup> | NAND <sup>2</sup> | | | Family | MT25QL | MT25QU | МТ | 29F | MTFC | MT25Q | MT28EW | MT29F | | | Density | 128Mb-1Gb | 128Mb-2Gb | 1Gb-32Gb | | 2GB-128GB | 128Mb-2Gb | 128Mb-1Gb | 1Gb | | | Voltage | 3V | 1.8V | 3V | 1.8V | 3V | 1.8V or 3V | 1.8V, 3V | 1.8V, 3V | | | Density Voltage Read Speed | Up to 133 MHz | 166 MHz | Asy | /nch | 4.41/4.51/5.0/5.1 SDR/DDR<br>52 MHz, HS200, HS400 | 166/133 MHz | Random Access<br>75ns/70ns | Read Cycle Time<br>20ns | | | Width | x1, > | (2, x4 | x8 | | x1, x4, x8 | x1, x2, x4 | x8, x16 | x8 | | | Temperature/Grade | Industrial, Automotive | | | Automotive,<br>Industrial, Wireless | Industrial, Automotive | | | | | | Packages | S08W, S01 | 6, DFN, BGA | FN, BGA TSOP, BGA | | 100/153/169-ball BGA | S08W, S016, DFN, BGA | TSOF | TSOP, BGA | | | Intel® eASIC™ N5X | | | | | | | | | | | Intel eASIC N5X | | V | | | | <b>✓</b> | | | | | Intel® Agilex™ | | | | | | | | | | | Intel Agilex FPGA | | | | | | <b>✓</b> | | | | | Intel Agilex SoC | | <b>✓</b> | | ~ | <i>V</i> | <b>✓</b> | | | | | Stratix® | | | | | | | | | | | Intel Stratix 10 FPGA Intel Stratix 10 SoC | | | | | | <b>✓</b> | ~ | V | | | Intel Stratix 10 SoC | | ~ | | <b>√</b> 3,4 | <b>✓</b> | <b>✓</b> | · | | | | | | | | | | <b>✓</b> | ~ | ~ | | | Stratix V FPGA Arria® Intel Arria 10 FPGA Intel Arria 10 SoC | | | | | | | | | | | Intel Arria 10 FPGA | | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | Intel Arria 10 SoC | | <b>✓</b> | | <b>✓</b> <sup>4</sup> | <b>✓</b> | | | | | | Arria V FPGA | | | | | | <b>✓</b> | ~ | <b>V</b> | | | Arria V SoC | <i>V</i> | | <b>✓</b> <sup>4</sup> | <b>✓</b> 4 | V | | | | | | Cyclone <sup>®</sup> | | | | | | | | | | | Intel Cyclone 10 FPGA | | | | | | <b>✓</b> | ~ | ~ | | | Cyclone V FPGA | | | | | | <b>✓</b> | ~ | V | | | Cyclone V SoC | <b>✓</b> | <b>✓</b> | <b>✓</b> <sup>4</sup> | <b>✓</b> <sup>4</sup> | <b>✓</b> | | | | | Please verify exact configuration and specification with your Intel or Micron representative. Pending validation. 1. Active or passive configuration; see Note 2 for passive configuration details. 2. Passive configuration only; PFL + CPLDs (Max II and Max V devices). 3. Also supports x16. 4. On-die ECC disabled. ## micron.com ## Micron® DRAM Memory Support for Intel® FPGA Platforms Save yourself time and money—Micron memory comes validated on Intel FPGA platforms | | DDR4 | DDR3 | DDR3L <sup>1</sup> | DDR2 | LPDDR2 | LPDDR3 | LPDDR4 | RLDRAM®3 | RLDRAM <sup>®</sup> 2 | |------------------------------------------------------------|--------------|------------------------------------|----------------------|-------------|------------------------------------|-----------------------------|-----------|--------------|-----------------------| | Family | MT40A | MT41J | MT41K | MT47 | MT42 | MT52 | MT53 | MT44 | MT49 | | Density | 8Gb/16Gb | 1Gb, 2Gb, 4Gb | 1Gb, 2Gb,<br>4Gb/8Gb | 1Gb, 2Gb | 512Mb, 1Gb, 2Gb,<br>4Gb, 8Gb, 16Gb | 8Gb, 16Gb, 32Gb | 4Gb-64Gb | 576Mb, 1Gb | 288Mb, 576M | | Voltage (Core) | 1.2V | 1.5V | 1.35V/1.5V | 1.5V | 1. | 2V | 1.1V/0.6V | 1.35V | 1.8V | | Density Voltage (Core) Speed <sup>2</sup> Width | 625-1600 MHz | 400-1066 MHz | 400-1066 MHz | 200-533 MHz | 333-400 MHz | 800-933 MHz | 2133 MHz | 800-1066 MHz | 300-533 MHz | | Width | | x8, x16 | | x32 | | x32 | x18, x36 | | | | Temperature/Grade | | Commercial, Industrial, Automotive | | | | Wireless<br>(-30°C to 85°C) | | | al, Industrial | | Packages/Modules | UE | UDIMM, RDIMM, LRDIMM, SODIMM, BGA | | | | BGA, PoP | | BGA | | | Intel® eASIC™ N5X | | | | | | | | | | | Intel eASIC N5X | · | | | | | | V | | | | Intel® Agilex™ | | | | | | | | | | | Intel Agilex FPGA | · | | | | | | | ~ | | | Intel Agilex SoC | ~ | | | | | | | ~ | | | Stratix® | | | | | | | | | | | Intel Stratix 10 FPGA | <b>√</b> ³ | <b>√</b> 3 | <b>√</b> 3 | | | | | V | | | Intel Stratix 10 SoC | V | ~ | ~ | | | | | ~ | | | Stratix V FPGA | | V | V | ~ | | | | <b>✓</b> | ~ | | Intel Stratix 10 SoC Stratix V FPGA Arria® | | | | | | | | | | | Arria® Intel Arria 10 FPGA Intel Arria 10 SoC Arria V FPGA | <b>√</b> ³ | <b>✓</b> <sup>3</sup> | <b>√</b> ³ | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | Intel Arria 10 SoC | <b>✓</b> | ~ | ~ | | | | | <b>v</b> | | | Arria V FPGA | | <i>'</i> | | ~ | <b>V</b> | | | | ~ | | Arria V SoC | | | <b>✓</b> | ~ | <b>V</b> | | | | | | Cyclone® | | | | | | | | | | | Intel Cyclone 10 FPGA | | ~ | ~ | | | ~ | | | | | Cyclone V FPGA | | <b>'</b> | <b>✓</b> | ~ | <b>V</b> | | | | | | Cyclone V SoC | | | <b>✓</b> | V | | | | | | | MAX® | | | | | | | | | | | MAX 10 | | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | | | | | Please verify exact configuration and specification with your Intel or Micron representative. Pending validation. 1. DDR3L is compatible with operation at 1.5V. Note that some density and speed combinations may be available only as 1.35V part numbers, but these meet the specification for operation at 1.5V. 2. The maximum memory speed is dependent on the maximum frequency supported by the FPGA family. See the FPGA family data sheet for the maximum speeds. 3. x4 width supported.